


default search action
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Volume 1
Volume 1, Number 1, January 1982
- Marvin E. Daniel, Charles W. Gwyn:

CAD Systems for IC Design. 2-12 - Luís M. Vidigal, Stephen W. Director:

A Design Centering Algorithm for Nonconvex Regions of Acceptability. 13-24 - Takeshi Yoshimura, Ernest S. Kuh:

Efficient Algorithms for Channel Routing. 25-35 - Hal W. Daseking, Robert I. Gardner, Paul B. Weil:

VISTA: A VLSI CAD System. 36-52
Volume 1, Number 2, April 1982
- Gio Wiederhold, Anne F. Beetem, Garrett E. Short:

A Database Approach to Communication in VLSI Design. 57-63 - Gary D. Hachtel, A. Richard Newton, Alberto L. Sangiovanni-Vincentelli:

An Algorithm for Optimal PLA Folding. 63-77 - A. Schütz, Siegfried Selberherr

, Hans W. Pötzl:
Analysis of Breakdown Phenomena in MOSFET's. 77-85 - Walter L. Engl, Rainer Laur, Heinz K. Dirks:

MEDUSA - A Simulator for Modular Circuits. 85-93 - M. Latif, P. R. Bryant:

Network Analysis Approach to Multidimensional Modeling of Transistors Including Thermal Effects. 94-101
Volume 1, Number 3, July 1982
- C. J. Hage, Ronald A. Rohrer:

Efficient Op Amp Circuit Analysis with Manufacturer Specified Macromodel Parameters. 105-112 - Dileep A. Divekar, R. E. Lovelace:

Modeling of avalanche generation current of bipolar junction transistors for computer circuit simulation. 112-116 - Francis B. Grosz, Timothy N. Trick:

Some Modifications to Newton's Method for the Determination of the Steady-State Response of Nonlinear Oscillatory Circuits. 116-120 - Wojciech Maly, Andrzej J. Strojwas:

Statistical Simulation of the IC Manufacturing Process. 120-131 - Ekachai Lelarasmee, Albert E. Ruehli, Alberto L. Sangiovanni-Vincentelli:

The Waveform Relaxation Method for Time-Domain Analysis of Large Scale Integrated Circuits. 131-145
Volume 1, Number 4, October 1982
- Geoffrey W. Taylor, Wolfgang Fichtner, J. G. Simmons:

A Description of MOS Internodal Capacitances for Transient Simulations. 150-156 - Donald B. Estreich, Robert W. Dutton:

Modeling Latch-Up in CMOS Integrated Circuits. 157-162 - D. E. Ward, K. Doganis:

Optimized Extraction of MOS Model Parameters. 163-168 - Ping Yang, Pallab K. Chatterjee:

SPICE Modeling for Small Geometry MOSFET Circuits. 169-182 - Jerry Mar, Sheau-Suey Li, Swei-Yam Yu:

Substrate Current Modeling for Circuit Simulation. 183-186 - Douglas C. Schmidt:

Circuit Pack Parameter Estimation Using Rent's Rule. 186-192 - Martin E. Newell, Daniel T. Fitzpatrick:

Exploitation of Hierarchy in Analyses of Integrated Circuit Artwork. 192-200 - Andrew W. Nagle, Richard J. Cloutier, Alice C. Parker:

Synthesis of Hardware for the Control of Digital Systems. 201-212 - A. R. Teene, Mohamed I. Elmasry, David J. Roulston:

WATPC: A Computer-Aided Design Package for Digital Bipolar Integrated Circuits. 213-219

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.


Google
Google Scholar
Semantic Scholar
Internet Archive Scholar
CiteSeerX
ORCID














