"A fast, predictable FPGA with PLLs, dual port SRAMs and active repeaters."

Paul T. Sasaki et al. (1999)

Details and statistics

DOI: 10.1109/CICC.1999.777269

access: closed

type: Conference or Workshop Paper

metadata version: 2023-03-29

a service of  Schloss Dagstuhl - Leibniz Center for Informatics