"A 1.6V 3.3Gb/s GDDR3 DRAM with dual-mode phase- and delay-locked loop ..."

Hyun-Woo Lee et al. (2009)

Details and statistics

DOI: 10.1109/ISSCC.2009.4977347

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-17

a service of  Schloss Dagstuhl - Leibniz Center for Informatics