"An all digital delay lock loop architecture for high precision timing ..."

Mohammad Waris et al. (2015)

Details and statistics

DOI: 10.1109/ISVDAT.2015.7208138

access: closed

type: Conference or Workshop Paper

metadata version: 2023-03-24