"Full-custom all-digital phase locked loop for clock generation."

Mu-lee Huang, Chung-Chih Hung (2015)

Details and statistics

DOI: 10.1109/VLSI-DAT.2015.7114567

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26

a service of  Schloss Dagstuhl - Leibniz Center for Informatics