"A 3.3 V 14-bit 10 MSPS calibration-free CMOS pipelined A/D converter."

Seung-Bin You et al. (2000)

Details and statistics

DOI: 10.1109/ISCAS.2000.857124

access: closed

type: Conference or Workshop Paper

metadata version: 2021-01-17

a service of  Schloss Dagstuhl - Leibniz Center for Informatics