"Clock Driver Design for Low-Power High-Speed 90-nm CMOS Register Array."

Tadayoshi Enomoto et al. (2008)

Details and statistics

DOI: 10.1093/IETELE/E91-C.4.553

access: closed

type: Journal Article

metadata version: 2020-04-11

a service of  Schloss Dagstuhl - Leibniz Center for Informatics