


default search action
"Clock Driver Design for Low-Power High-Speed 90-nm CMOS Register Array."
Tadayoshi Enomoto et al. (2008)
- Tadayoshi Enomoto, Suguru Nagayama, Hiroaki Shikano, Yousuke Hagiwara:

Clock Driver Design for Low-Power High-Speed 90-nm CMOS Register Array. IEICE Trans. Electron. 91-C(4): 553-561 (2008)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.


Google
Google Scholar
Semantic Scholar
Internet Archive Scholar
CiteSeerX
ORCID













